Seminar Topics & Project Ideas On Computer Science Electronics Electrical Mechanical Engineering Civil MBA Medicine Nursing Science Physics Mathematics Chemistry ppt pdf doc presentation downloads and Abstract

Full Version: Prenormalization Rounding in IEEE Floating-Point Operations Using a Flagged Prefix Ad
You're currently viewing a stripped down version of our content. View the full version with proper formatting.
Prenormalization Rounding in IEEE Floating-Point Operations Using a Flagged Prefix Adder,
This paper demonstrates howIEEE 754 floating-point standard compliant rounding can be merged with carry-propagate addition in floating-point unit (FPU) designs by using a novel adaptation of the prefix adder. The paper considers add/subtract, multiply, and SRT divide operations and demonstrates that in every case a generic rounding architecture based on a prefix adder with a small amount of additional logic is sufficient to cover all the rounding modes. Critical path analysis shows that the proposed architecture is compatible with contemporary pipelined FPU design practice, while using significantly less logic.


Presented By: Neil Burgess